# Spread Spectrum Clock Generator Ultra Low Power Mobile EMI Reduction IC SSDCI3128AF #### ■ DESCRIPTION The SSDCI3128AF is a versatile 1x spread spectrum frequency modulator designed to reduce electromagnetic interference (EMI) clock and data source, allowing system wide reduction of EMI of down stream clock and data dependent signals. The SSDCI3128AF allows significant system cost savings by reducing the number of circuit board layers ferrite beads, shielding and other passive components that are traditionally required to pass EMI regulations. The SSDCI3128AF family of mobile active EMI management ICs are unique in their design by elimiating the use of conventional PLLs. This allows operation on aperiodic as well periodic signals. The peak energy is distributed over a wider and controlled energy band thereby significantly, lowering system EMI compared to the typical narrow band signal produced by oscillators and most frequency generators. Lowering EMI by increasing a signal's bandwidth is known as "Spread Spectrum" or active EMI management. 3128 has an input frequency range of 1 MHZ to 40 MHz over a wide voltage range of 1.65V to 3.6V and generates a 1x spread spectrum coutput. The device can be placed in "power save mode" by setting the PDB pin to GND where in it draws typically 0.1uA and also stes the MODOUT pin to a High-Z state. The device has to "Spreading Range control pins" SS1 and SS0 to allow flexibility and optimization of both EMI compliance as well in system design. #### **■ FEATURE** - FCC approved method of EMI attenuation. - Generates a 1X low EMI spread spectrum clock of the input frequency. - Input / Output frequency 1 MHz to 40 MHz - VDD 1.65V 3.6V - Multiple Spreading Range Selections(Refer product table) - Power save mode - 8-pin TDFN package - Operating Temperature -40 °C to 85 °C # Application 3128 is targeted for consumer electronics application such as MFP, STB, DSC, MID, HDMI,LCD panel Camcorder,and other timing sensitive analog video imaging applications Applications of HDMI, RJ45 port has good compatibility ## **■ BLOCK DIAGRAM** SSDCI3128AF block ## **■ PIN ASSIGNMENT** ## **■ PIN DESCRIPTION** | Pin name | I/O | Pin no. | Description | |------------|------|---------|-----------------------------------------------------------------------| | XIN / CKIN | I | 1 | Clock input pin (or External reference clock input). | | CKOUT | 0 | 2 🗙 | Crystal connection( external reference, this pin should be left open) | | SSON | I | 3 | ModCK OUT ON/OFF 1=ON 0=OFF | | GND | | 4 | GND pin | | ModCK OUT | 0,10 | 5 | Modulation clock output | | ADS0 | *,\\ | 6 | Analog Spreading Range Selection(refer Functionality Table) | | ADS1 | I | 7 | Analog Spreading Range Selection(refer Functionality Table) | | VDD | | 8 | Power supply voltage pin | #### ■ ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Rating | | | | | | |--------------------------------|-----------------|-----------------------------------------------|-------------------------|------|--|--|--| | Parameter | Symbol | Min | Max | Unit | | | | | Power supply voltage* | V <sub>DD</sub> | - 0.5 | + 4.5 | V | | | | | Input voltage* | Vı | Vss - 0.5 | V <sub>DD</sub> + 0.5 | V | | | | | Output voltage* | Vo | Vss - 0.5 | V <sub>DD</sub> + 0.5 | V | | | | | Storage temperature | Тѕт | <b>– 55</b> | + 125 | °C | | | | | Operation junction temperature | TJ | -40 | +85 | °C | | | | | Output current | lo | 2 | - 4 | mA | | | | | Overshoot | VIOVER | _ | VD0 + 1.0 (tover ≤ 4ns) | V | | | | | Undershoot | Viunder | $Vss - 1.0 \text{ (tunder} \le 4 \text{ ns)}$ | | V | | | | $<sup>^{\</sup>star}$ : The parameter is based on $Vss=0.0\ V.$ WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. ## **■ ELECTRICAL CHARACTERISTICS** DC Characteristics (Ta = -40 °C to +85 °C, $V_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ , $V_{SS} = 0.0 \text{ V}$ ) | Domonoston | Coursels al | Dim | Conditions | | | l lmi4 | | |----------------------|-------------|-----------------|---------------------------------------------------------------|---------------------|-----|---------------------|------| | Parameter | Symbol | Pin | Conditions | Min | Тур | Max | Unit | | Outroot wells as | Vон | CKOUT | "H" level output<br>Іон = -4 mA | 0.66V <sub>DD</sub> | _ | V <sub>DD</sub> | ٧ | | Output voltage | Vol | CKOUT | "L" level output<br>IoL = 4 mA | Vss | _ | 0.33V <sub>DD</sub> | ٧ | | Output impedance | Zo | CKOUT | 1 MHz to 40 MHz | | 30 | _ | Ω | | Input capacitance | Cin | CKIN, | $Ta = +25 ^{\circ}C,$ $V_{DD} = V_{I} = 0.0 V,$ $f = 1 MHz$ | <u>-</u> ** | _ | 16 | pF | | Load capacitance | C∟ | CKOUT | 1 MHz to 40 MHz | _ | _ | 10 | pF | | Power supply current | Icc | V <sub>DD</sub> | No load capacitance<br>at 27 MHz | _ | 3.0 | 4 | mA | | Power down current | lpd | V <sub>DD</sub> | Input clock stopping | _ | 4 | _ | μА | ## · AC Characteristics (Ta = -40°C to $\,+$ 85 °C, V\_DD = 3.3 V $\pm$ 0.3 V, Vss = 0.0 V) | Parameter | Sumb | -X | Conditions | | l lmi4 | | | |-------------------------|--------------------------|----------------------------------------------------------------------|------------------------------------------|-----|--------|------|--------| | Parameter | er Symbol Pin Conditions | | Min | Тур | Max | Unit | | | Input frequency | file | CKIN | _ | 1.0 | _ | 40 | MHz | | Output frequency | fouт | CKOUT | _ | 1.0 | _ | 40 | MHz | | Output slew rate | SR | скоит | Load capacitance 15 pF<br>0.4 V to 2.4 V | 0.4 | _ | 4.0 | V/ns | | Output clock duty cycle | <b>t</b> DCC | CKOUT | 1.5 V | 45 | | 55 | % | | Output Rise Time | | | between 20% to 80% | | 0.9 | | nS | | Output Fall Time | | | between 80% to 20% | | 0.9 | | nS | | Cycle-cycle jitter | tuc | CKOUT No load capacitance, $Ta = +25 ^{\circ}C, \\ V_{DD} = 3.3 V$ | | | | 40 | ps-rms | Note: The modulation clock stabilization wait time is required after the power is turned on, the IC recovers from power saving, or after ENS (modulation ON/OFF) setting is changed. For the modulation clock stabilization wait time, assign the maximum value for lock-up time. ## ■ OUTPUT CLOCK DUTY CYCLE (tpcc = tb/ta) # ■ INPUT FREQUENCY (fin = 1/tin) # ■ OUTPUT SLEW RATE (SR) Note : $SR = (2.4-0.4) / t_r$ , $SR = (2.4-0.4) / t_f$ ## **Functional Table** | | | | Spreading Range (%) | | | | | | | | |--------|----------------|-----------|---------------------|------|-------------|------|-------------|-------|-------|------| | Vdd(V) | Freq.<br>Range | Freq(MHz) | ADS1 | ADS0 | ADS1 | ADS0 | ADS1 | ADS0 | ADS1 | ADS0 | | | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | 12 | ±0.06 ±0.12 | | ±0.12 ±0.18 | | 18 | ±0.22 | | | | | 1~40 | 24 | ±0.10 | | ±0.19 | | ±0.26 | | ±0.32 | | | 3.3 | 1~40 | 27 | ±0.12 | | ±0.23 | | ±0.31 | | ±0.37 | | | | | 32 | ±0.1 | 11 | ±0.23 | | ±0.23 ±0.29 | | ±0.33 | | Note: Frequency Spreading Range can vary over voltage and temperature by 5% ### • Center spread Spectrum is spread (modulated) by centering on the input frequency. ## • Diagram of CLK spread ## **Marking Information** ### **TDFN-2×2-8L** | JEDEC<br>OUTLINE | MO-229 | | | | | | |------------------|--------|------------|------|--|--|--| | PKG CODE | WDF | N(X208) | | | | | | SYMBOS | MIN. | NOM. | MAX. | | | | | А | 0.70 | 0.75 | 0.80 | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | | A3 | | 0.203 REF. | | | | | | b | 0.20 | 0.25 | 0.30 | | | | | D | 1.95 | 2.00 | 2.05 | | | | | Е | 1.95 | 2.05 | | | | | | е | | .5 BSC | | | | | | K | 0.20 | | | | | | | 1 ACL DIMENSIONS ARE IN MILLIMETERS. | |-------------------------------------------------------| | <b>~ ~ ~ .</b> | | 2. DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS | | MEASURED BETWEEN 0.15mm AND 0.30mmFROM THE | | TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS | | ON THE OTHER END OF THE TERMINAL. THE DIMENSION b | | SHOULD NOT BE MEASURED IN THAT RADIUS AREA. | | | 3.BILATERAL COPLANARITY ZONE APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. | | D2 | | | E2 | | | L L | | | LEAD FINISH | | | , DEN | MDEN | |------------|------|------|------|------|------|------|------|------|------|-------------|-----|------------|---------|------| | PAD SIZE | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | Pure | PPF | JEOEC CODE | VDFN WL | WDFN | | 43*x71*MIL | 1.55 | 1.60 | 1.65 | 0.85 | 0.90 | 0.95 | 0.25 | 0.30 | 0.35 | V | Х | N/A | V | V | <sup>&</sup>quot;\*"表示汎用字元,此汎用字元可能被其它不同字元所取代,实际的字元请参照bonding diagram所示。 "\*"is an universol charocter, which means maybe replaced by specific character, the actual charocter please refers to the bonding diogram. ## RECOMMENDED SOLDERING FOOTPRINT\* DIMENSIONS: MILLIMETERS #### **Ordering Code** | Part Number | Package | Temperature | | | |-------------------|-------------------------------------------|-----------------|--|--| | SSDCI3128AF-08-CT | 8- pin 2-mm TDFN COL - TAPE & REEL, Green | -40°C to +85 °C | | |